Jaydeep Patil 1c37b30945 sim/riscv: fix JALR instruction simulation
Fix 32bit 'jalr rd,ra,imm' integer instruction, where RD was written
before using it to calculate destination address.

This commit also improves testutils.inc for riscv; make use of
pushsection and popsection when adding things to .data, and setup the
%gp global pointer register within the 'start' macro.

Approved-By: Andrew Burgess <aburgess@redhat.com>
2023-10-18 17:55:31 +01:00
..
2023-08-09 08:48:09 +09:30
2023-08-21 10:07:25 -07:00
2023-08-26 13:09:38 -06:00
2023-08-19 12:41:32 +09:30
2023-08-19 12:41:32 +09:30
2023-08-19 12:41:32 +09:30
2023-08-19 12:41:32 +09:30
2023-08-19 12:41:32 +09:30
2023-10-11 16:31:11 -06:00
2023-10-15 16:25:13 +05:45
2023-08-19 12:41:32 +09:30
2023-08-09 08:48:09 +09:30
2023-08-09 08:48:09 +09:30
2023-08-19 12:41:32 +09:30
2022-09-01 10:15:09 -04:00
2023-08-26 13:09:38 -06:00
2023-08-19 12:41:32 +09:30